# **ESIstream**

## The Efficient Serial Interface

# ESIstream 14B16B MICROCHIP FPGA MPF300T-1FCG115E2 USER GUIDE



#### **INTRODUCTION**

The package ESIstream allows to generate VHDL design examples to get started with ESIstream 14B16B High-speed serial interface.

This package provides VHDL sources, constraint files, TCL scripts for project generation, VHDL testbench files for simulation and python scripts.

For technical support, please get the team involved and contact us using <u>ESIstream contact web page</u> or at <u>GRE-HOTLINE-BDC@Teledyne.com</u>

#### **TERMINOLOGY**

| ADC                                      | Analog to Digital Converter                                     |  |  |  |
|------------------------------------------|-----------------------------------------------------------------|--|--|--|
| ASIC                                     | Application-Specific Integrated Circuit                         |  |  |  |
| BE                                       | Bit Error                                                       |  |  |  |
| СВ                                       | Clock Bit                                                       |  |  |  |
| CDR                                      | Clock and Data Recovery                                         |  |  |  |
| DAC                                      | Digital to Analog Converter                                     |  |  |  |
| ESIstream the Efficient Serial Interface |                                                                 |  |  |  |
| ESS                                      | ESIstream Synchronization Sequence                              |  |  |  |
| FAS                                      | Frame Alignment Sequence                                        |  |  |  |
| FPGA                                     | Field Programmable Gate Array                                   |  |  |  |
| GT                                       | Gigabit Transceiver                                             |  |  |  |
| HSSL                                     | High Speed Serial Lane                                          |  |  |  |
| ILA                                      | Integrated Logic Analyzer (a Vivado feature)                    |  |  |  |
| LFSR                                     | Linear Feedback Shift Register                                  |  |  |  |
| PAS                                      | PRBS Alignment sequence                                         |  |  |  |
| PL Programmable Logic                    |                                                                 |  |  |  |
| PLL                                      | Phase Locked Loop                                               |  |  |  |
| PRBS                                     | Pseudo-Random Binary Sequence                                   |  |  |  |
| RX                                       | Receiver                                                        |  |  |  |
| SSO                                      | Slow Synchronization Output. GT reference clock.                |  |  |  |
| TX                                       | Transmitter                                                     |  |  |  |
| UART                                     | Universal Asynchronous Receiver Transmitter                     |  |  |  |
| UI                                       | Unit Interval: time to send a bit through the serial interface. |  |  |  |
| Xcvr                                     | Transceiver                                                     |  |  |  |



#### **DISCLAIMER**

This is free and unencumbered software released into the public domain.

Anyone is free to copy, modify, publish, use, compile, sell, or distribute this software, either in source code form or as a compiled bitstream, for any purpose, commercial or non-commercial, and by any means.

In jurisdictions that recognize copyright laws, the author or authors of this software dedicate any and all copyright interest in the software to the public domain. We make this dedication for the benefit of the public at large and to the detriment of our heirs and successors. We intend this dedication to be an overt act of relinquishment in perpetuity of all present and future rights to this software under copyright law.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

THIS DISCLAIMER MUST BE RETAINED AS PART OF THIS FILE AT ALL TIMES.



#### **TABLE OF CONTENTS**

|   | Introi | DUCTION                                                 | 1  |
|---|--------|---------------------------------------------------------|----|
|   | Termi  | INOLOGY                                                 | 1  |
|   | DISCLA | AIMER                                                   | 2  |
|   | Figuri | RES                                                     | 4  |
| 1 | НА     | ARDWARE                                                 | 5  |
|   | 1.1    | Material List                                           | 5  |
|   | 1.2    | User interface                                          | 5  |
|   | 1.3    | USER LEDS, DIP SWITCHES AND PUSH BUTTONS                | 6  |
| 3 | LIB    | BERO PROJECTS                                           | 7  |
|   | 3.1    | How to download and to install Libero IPs from catalog? | 8  |
|   | 3.2    | How to generate Libero project?                         | 9  |
|   | 3.2    | 2.1 Method 1: Using Libero GUI and Tcl scripts          | 9  |
|   | 3.2    | 2.2 Method 2: Using python and TCL scripts              | 10 |
|   | 3.3    | How to generate bitstream?                              | 11 |
|   | 3.4    | HOW GENERATE BITSTREAM AND PROGRAM FPGA?                | 12 |
|   | 3.5    | How to set trigger on SYNC pulse?                       | 18 |
|   | 3.6    | How to simulate FPGA design example?                    | 19 |
| 4 | UA     | ART FRAMES: LAYER PROTOCOL                              | 21 |
|   | 4.1    | REGISTER WRITE OPERATION                                | 21 |
|   | 4.2    | Register Read Operation.                                | 21 |
|   | 4.3    | REGISTER MAP                                            | 22 |



#### **FIGURES**

| Figure 1: ESIstream TXRX with loopback board project overview | 7  |
|---------------------------------------------------------------|----|
| Figure 2: Libero IPs version                                  |    |
|                                                               |    |
| Figure 3: UART frames layer protocol, write operation         |    |
| Figure 4: UART frames layer protocol, read operation          | 21 |



#### 1 HARDWARE

#### 1.1 MATERIAL LIST

- MPF300-VIDEO-KIT-NS
  - ✓ Product web page: https://www.microsemi.com/existing-parts/parts/150804
- XM107 FMC loopback board
  - ✓ Product web page: <a href="https://www.whizzsystems.com/loopback-card/">https://www.whizzsystems.com/loopback-card/</a>
  - ✓ Schematic: https://www.xilinx.com/content/dam/xilinx/support/documents/boards and kits/xtp090.pdf
  - ✓ User guide: <a href="https://docs.xilinx.com/v/u/en-US/ug539">https://docs.xilinx.com/v/u/en-US/ug539</a>
- ALTERA FMC loopback board
  - ✓ Mouser web page: <a href="https://eu.mouser.com/ProductDetail/Terasic-Technologies/S0485?qs=81r%252BiQLm7BT%2FhHjxmUuTyA%3D%3D">https://eu.mouser.com/ProductDetail/Terasic-Technologies/S0485?qs=81r%252BiQLm7BT%2FhHjxmUuTyA%3D%3D</a>
  - ✓ Schematic: https://www.intel.com/content/www/us/en/support/programmable/articles/000086949.html

#### 1.2 USER INTERFACE

- Connect Power cable
- Connect USB JTAG/UART cable
- Connect ALTERA FMC loopback board



Power cable

USB JTAG/UART cable

Push buttons 0.5s min

& DIP switches



### 1.3 USER LEDS, DIP SWITCHES AND PUSH BUTTONS



#### LED1 LED2 LED3 LED4



| User interface                                       | Description                                                                  |  |  |  |
|------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|
| SW1                                                  | Reset (0.5s min)                                                             |  |  |  |
| SW2                                                  | SYNC (0.5s min)                                                              |  |  |  |
| DIP1                                                 | d_ctrl(0). Default: 0 for ramp test pattern. (*)                             |  |  |  |
| DIP2                                                 | DIP2 d_ctrl(1). Default: 1 for ramp test pattern. (*)                        |  |  |  |
| DIP3                                                 | DIP3 ESIstream RX and TX scambling enable. Default: 1                        |  |  |  |
| DIP4                                                 | ESIstream RX disparity processing enable. Default:1                          |  |  |  |
| LED1                                                 | UART RX is ready when ON.                                                    |  |  |  |
| LED2 ESIstream RX and TX modules are ready when ON.  |                                                                              |  |  |  |
| LED3                                                 | ESIstream RX lanes are ready when ON.                                        |  |  |  |
| LED4 Clock bit and ESIstream data bits error status. |                                                                              |  |  |  |
|                                                      | When there is one bit error detected on one ESIstream frame transmitted then |  |  |  |
|                                                      | LED is turned ON. Push reset button to clear the error.                      |  |  |  |

<sup>(\*)</sup> If d\_ctrl = "00" then all zeroes test pattern.

<sup>(\*)</sup> If d\_ctrl = "01" or "10" then ramp test pattern.

<sup>(\*)</sup> If d\_ctrl = "11" then all one's test pattern.



#### 3 LIBERO PROJECTS

The package contains two projects, a 32-bit and a 64-bit.

Each project will generate a design implementation with a Gigabit Transceiver (GT) serialization and deserialization factor of 32-bit or 64-bit.

It means that the raw data logic vector at Gigabit Transceiver (GT) outputs for receivers (RX) and inputs for transmitters (TX) is configured with a size of 32-bit or 64-bit.

32-bit or 64-bit implementation selection is a trade-off between minimum link latency, minimum logic resources and frames frequency.

32-bit implementation reduces link latency, uses less logic resources but it increases frame frequency

64-bit implementation increases link latency, uses more logic resources but it reduces frame frequency, it can help to relax FPGA design timing constraints.

$$f_{frame32-bit} = 2*f_{frame_64-bit}$$

This project offers a VHDL design example to test the ESIstream serial link using both ESIstream TX and RX modules and a loopback board connecting FPGA HSSLs TX outputs on FPGA HSSLs RX inputs.

DIP switches, push-buttons, LEDs allow to quickly synchronize the high-speed serial link, to start data transfer of a known ramp pattern and to check that there is no communication error.

Synchronization signal, errors status, received frames, or other signals can be directly mapped to Libero Identify Debug to be analyzed.

A simple UART interface allows accessing FPGA registers through read and write operations. A simple frames layer protocol has been defined to communicate with the register map.



Figure 1: ESIstream TXRX with loopback board project overview.

7 / 22

www.ESIstream.com Version 1.0

0



#### 3.1 How to download and to install Libero IPs from catalog?

If this is the first time after Libero install, then this error appears.

- Click on Catalog tab
- Click on Download them now! To download new available cores.



In Catalog tab, select all IP categories and click on Download them now!







#### 3.2 How to generate Libero project?

#### 3.2.1 Method 1: Using Libero GUI and Tcl scripts.

• Open Libero:

| Package name                          | Version to use |
|---------------------------------------|----------------|
| Package_ESIstream _MPF_300T-1FCG1152E | Libero 2022.1  |

Project > Execute Script...



- Select the tcl script that fits the requirements of the design and click on Run
- When the project is built, a Libero project file (.prjx) is available in the corresponding directory (~/esistream\_txrx\_[32b/64b]).
- Project > Open Project

It is now possible to compile, simulate or modify the example design using Microchip Libero toolchain.

#### Simulation steps

- Using the interface Stimulus Hierarchy, right click on the file "tb\_tx\_rx\_esistream\_top" and select set as active stimulus.
- Right click a second time on the file "tb\_tx\_rx\_esistream\_top" and select simulate Pre-Synth Design and select Run to launch the simulation or Open Interactively to open modelsim.





#### 3.2.2 Method 2: Using python and TCL scripts

- Using a shell interface Cygwin, enter into the project folder>/scripts.
- Run the python script using the command python build.py to show all the options available
- It can be possible to also run directly the tcl script libero.exe script: <script\_name>

- 1) To create the project use
  - a. python build.py prj "arg2" (\*) or
  - b. libero.exe script:create\_project\_XX.tcl

A folder named "esistream\_txrx\_32b(\_64b) or (32b\_5G)" will be created in the project folder this folder contains the libero project.

- 2) To run the simulation use
  - a. python build.py sim "arg2" (\*) or
  - b. libero.exe script:run\_simu\_XX.tcl

You find the result of the simulation in the

cyroject folder>/ esistream\_txrx\_32b(\_64b)/simulation/tb\_tx\_rx\_esistream\_top\_presynth\_simulation.txt

- 3) To generate the bitstream use
  - a. python build.py gen "arg2" (\*) or
  - b. libero.exe script:run\_bitstream\_XX.tcl

The bitstream sources will be exported to the folder ~/bitstream.

(\*) "arg2" can be 32 or 64 depending on the target project.

<u>NOTE1:</u> the file "project\_check\_status.txt" contains all the information about the script generation status(pass/fail). NOTE2:

Make sure that libero v2022.1 is installed and the path is C:/Microsemi/Libero\_SoC\_v2022.1/Designer/bin/libero. Make sure that the used IPs have the following versions:

| IP name         | IP version |
|-----------------|------------|
| PF_CCC          | 2.2.100    |
| PF_TX_PLL       | 2.0.300    |
| PF_XCVR         | 3.1.200    |
| PF_XCVR_REF_CLK | 1.0.103    |

Figure 2: Libero IPs version

Note 3: Python version: 3.8



#### 3.3 How to generate bitstream?

Click on synthesize. Once the project is synthetized, open "manage constraints",





Then add and select all the existing constraints, IOs (constraint.pdc), fp\_32/64.pdc and timing\_constraint\_32/64.sdc, located in src\src\_top\_txrx\constraints directory of the package.
Click on import if the file is missing to add it then tick each checkbox.



Right-click on generate bitstream and on Run.





#### 3.4 How generate bitstream and program FPGA?

- Open the project.
- Click on synthesize.
- Right-click on "synthesize "and select "open interactively" to launch the synthesis tool Synplify Pro:



Create a New Identify Implementation (see the figure below)



SynplifyPro creates a new Identify implementation with the default location at \synthesis\synthesis\_1.

You can edit the implementation name in the Implementation Results tab. Do not change the path of the Results Directory.



Launch "Identify Instrumentator" (Right-click on synthesis\_1)



Select debug signals and a sampling clock.

✓ Sample only







Save the project then click on run.



Wait for end of mapping...



Close Symplify Pro.



#### Run Place and Route





Generate Bitstream and Run Program Action





- Wait for end of programming...
- All debug signals can be analyzed by launching the tool Identify Debug Design.





Click on Run and Waveform viewer.





• Push Reset button (SW1) and SYNC button (SW2), then click on Run and open Waveform viewer again:





LED4 is OFF indicating there is no communication error.



#### 3.5 How to set trigger on SYNC pulse?

- Click on Search tab
- Click on Search for disabled watchpoints
- Right-click on rx\_sync\_in then Triggering then Trigger 0-> 1 to select rx\_sync\_in rising edge.



- Click on Run
- Push SYNC button (SW2)
- Open waveform viewer.





#### 3.6 How to simulate FPGA design example?

Click on Project and Project Settings...



- Click on DO file
  - Fill Testbench module name and Top level instance name fields and click on Save button.





Launch simulation:



Run simulation for 40 μs.





#### 4 UART FRAMES: LAYER PROTOCOL

The design embeds an interface UART slave which uses the following configuration:

■ Baud rate: 115200, Data Bits: 8, No parity

The UART frames layer protocol defined here allows to perform read and write operations on the registers listed in the register map.

#### 4.1 REGISTER WRITE OPERATION

The UART master must send the data in the order described on the figure below to be able to write a register.

Firstly, the master sends the 15-bit register address and then the 32-bit data word.

- The most significant bit of the first transmitted byte (bit 7) must be set to 0 for write operation.
- The bits 6 down to 0 of the first transmitted byte contain the bit 14 down to 8 of the register address.
- The second byte contains the bit 7 down to 0 of the register address.
- The third byte contains the bit 31 down to 24 of the register data.
- The fourth byte contains the bit 23 down to 16 of the register data.
- The fifth byte contains the bit 15 down to 8 of the register data.
- The sixth byte contains the bit 7 down to 0 of the register data.

Finally, the master read the acknowledgment word to check that the communication has been done correctly. The acknowledgment word is a single byte of value 0xAC (172 is the decimal value).



Figure 3: UART frames layer protocol, write operation

#### 4.2 REGISTER READ OPERATION

The UART master must send the data in the order described on the figure below to be able to read a register value. Firstly, the master sends the 15-bit register address.

- The most significant bit of the first transmitted byte (bit 7) must be set to 1 for read operation.
- The bits 6 down to 0 of the first transmitted byte contain the bit 14 down to 8 of the register address.
- The second byte contains the bit 7 down to 0 of the register address.

Then, the master read the data and the acknowledgment word to check that the communication has been done correctly. The acknowledgment word is a single byte of value 0xAC (172 is the decimal value).

- The third byte contains the bit 31 down to 24 of the register data.
- The fourth byte contains the bit 23 down to 16 of the register data.
- The fifth byte contains the bit 15 down to 8 of the register data.
- The sixth byte contains the bit 7 down to 0 of the register data.



Figure 4: UART frames layer protocol, read operation



#### 4.3 REGISTER MAP

All the registers have a size of 32-bit.

All the 32 bits are read when performing a read operation through the UART communication.

All the writable registers can also be read.

| Signal name      | Register<br>address | Register<br>bits | type | comment                                                       |                     |  |
|------------------|---------------------|------------------|------|---------------------------------------------------------------|---------------------|--|
| tx_emu_d_ctrl(0) | 0                   | 0                | W    | Tx emulator data control:                                     |                     |  |
|                  |                     |                  |      | Select the data sent by the Tx emulator.                      |                     |  |
|                  |                     |                  |      | tx_emu_d_ctrl                                                 | Waveforn 12-bit     |  |
| tx_emu_d_ctrl(1) | 0                   | 1                | W    | 00                                                            | Constant: x"000"    |  |
|                  |                     |                  |      | 01                                                            | 12-bit ramp pattern |  |
|                  |                     |                  |      | 10                                                            | 12-bit ramp pattern |  |
|                  |                     |                  |      | 11                                                            | Constant: x"FFF"    |  |
| rx_prbs_en       | 1                   | 0                | W    | Enable ESIstream RX IP PRBS decoding (descrambling) when '1'. |                     |  |
| tx_prbs_en       | 1                   | 1                | W    | Enable ESIstream TX IP PRBS encoding (scrambling) when '1'.   |                     |  |
| tx_disp_en       | 1                   | 2                | W    | Enable ESIstream TX IP disparity processing when '1'          |                     |  |
| reg_rst          | 2                   | 0                | W    | Active high ('1') global software reset.                      |                     |  |
| reg_rst_check    | 2                   | 1                | W    | Active high ('1') Tx Rx frames checking module reset.         |                     |  |

<sup>(\*)</sup> not used in this project